...
首页> 外文期刊>IEICE Transactions on fundamentals of electronics, communications & computer sciences >Communication Synthesis for Interconnect Minimization Targeting Distributed Register-File Microarchitecture
【24h】

Communication Synthesis for Interconnect Minimization Targeting Distributed Register-File Microarchitecture

机译:Communication Synthesis for Interconnect Minimization Targeting Distributed Register-File Microarchitecture

获取原文
获取原文并翻译 | 示例

摘要

In deep-submicron era, wire delay is becoming a bottleneck while pursuing even higher system clock speed. Several distributed register (DR) architectures have been proposed to cope with this problem by keeping most wires local. In this article, we propose a new resource constrained communication synthesis algorithm for optimizing both inter island connections (IICs) and latency targeting on distributed register file microarchitecture (DRFM). The experimental results show that up to 24.7 and 12.7 reduction on IIC and latency can be achieved respectively as compared to the previous work.

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号