首页> 外文期刊>IEICE Transactions on fundamentals of electronics, communications & computer sciences >An Improved Hybrid LUT-Based Architecture for Low-Error and Efficient Fixed-Width Squarer
【24h】

An Improved Hybrid LUT-Based Architecture for Low-Error and Efficient Fixed-Width Squarer

机译:一种改进的基于 LUT 的混合架构,可实现低误差和高效的固定宽度平方器

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

In this paper, an improved hybrid LUT-based architecture for low-error and efficient fixed-width squarer circuits is presented in which LUT-based and conventional logic circuits are employed together to achieve the good trade-off between hardware complexity and performance. By exploiting the mathematical identities and hybrid architecture, the mean error and mean squarer error of the proposed squarer are reduced by up to 40, compared with the best previous method presented in literature. Moreover, the proposed method can improve the speed and reduce the area of the squarer circuit. The implementation and chip measurement results in 0.18-μm CMOS technology are also presented and discussed.
机译:本文提出了一种改进的基于LUT的混合架构,用于低误差和高效的固定宽度平方电路,其中基于LUT的逻辑电路和传统逻辑电路共同使用,以实现硬件复杂性和性能之间的良好权衡。通过利用数学恒等式和混合架构,所提出的平方器的平均误差和均方误差与文献中提出的最佳方法相比降低了40%。此外,所提方法可以提高速度并减小平方电路的面积。本文还介绍并讨论了0.18 μm CMOS技术的实现和芯片测量结果。

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号