首页> 外文期刊>IEICE transactions on information and systems >Using Cacheline Reuse Characteristics for Prefetcher Throttling
【24h】

Using Cacheline Reuse Characteristics for Prefetcher Throttling

机译:Using Cacheline Reuse Characteristics for Prefetcher Throttling

获取原文
获取原文并翻译 | 示例
           

摘要

One of the significant issues of processor architecture is to overcome memory latency. Prefetching can greatly improve cache performance, but it has the drawback of cache pollution, unless its aggressiveness is properly set. Several techniques that have been proposed for prefetcher throttling use accuracy as a metric, but their robustness were not sufficient because of the variations in programs' working set sizes and cache capacities. In this study, we revisit prefetcher throttling from the viewpoint of data lifetime. Exploiting the characteristics of cache line reuse, we propose Cache-Convection-Control-based Prefetch Optimization Plus (CCCPO+), which enhances the feedback algorithm of our previous CCCPO. Evaluation results showed that this novel approach achieved a 30 improvement over no prefetching in the geometric mean of the SPEC CPU 2006 benchmark suite with 256KB LLC, 1.8 over the latest prefetcher throttling, and 0.5 over our previous CCCPO. Moreover, it showed superior stability compared to related works, while lowering the hardware cost.

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号