...
首页> 外文期刊>IEICE Transactions on fundamentals of electronics, communications & computer sciences >Analysis and Design of Multistage Low-Phase-Noise CMOS LC-Ring Oscillators
【24h】

Analysis and Design of Multistage Low-Phase-Noise CMOS LC-Ring Oscillators

机译:Analysis and Design of Multistage Low-Phase-Noise CMOS LC-Ring Oscillators

获取原文
获取原文并翻译 | 示例

摘要

A novel CMOS LC oscillator architecture combining an LC tuned oscillator and a ring structure is presented as a new design topology to deliver improved phase noise for multiphase applications. The relative enhancement in the phase noise is estimated using a linear noise modeling approach. A three-stage LC-ring oscillator fabricated in a 0.6 mm CMOS technology achieves measured phase noise of -132 dBc/Hz at 600 kHz offset from a 900 MHz carrier and dissipates 20 mW with a 2.5 V power supply.

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号