首页> 外文期刊>IEEE circuits & devices >Coupling effects on wire delay. Challenges in deep submicron VLSI design
【24h】

Coupling effects on wire delay. Challenges in deep submicron VLSI design

机译:Coupling effects on wire delay. Challenges in deep submicron VLSI design

获取原文
获取原文并翻译 | 示例
           

摘要

Coupling is a complex phenomenon, especially where the high-gain coupling effect is concerned. To introduce coupling effects on wire delay, including the high-gain coupling effect, this article presents a generalization of a study that evolved from a real VLSI design. Possible solutions to coupling effects such as CAD tools, circuit design methodology, and circuit design techniques are also discussed. The conclusions and results presented in this article are based on current complementary metal oxide semiconductor (CMOS) technologies.

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号