首页> 外文期刊>IEICE transactions on electronics >A 65 nm 1.2 V 7-bit 1GSPS Folding-Interpolation A/D Converter with a Digitally Self-Calibrated Vector Generator
【24h】

A 65 nm 1.2 V 7-bit 1GSPS Folding-Interpolation A/D Converter with a Digitally Self-Calibrated Vector Generator

机译:A 65 nm 1.2 V 7-bit 1GSPS Folding-Interpolation A/D Converter with a Digitally Self-Calibrated Vector Generator

获取原文
获取原文并翻译 | 示例
       

摘要

In this paper, a 65 nm 1.2 V 7-bit 1GSPS folding-interpolation A/D converter with a digitally self-calibrated vector generator is proposed. The folding rate is 2 and the interpolation rate is 8. A self-calibrated vector generation circuit with a feedback loop and a recursive digital code inspection is described. The circuit reduces the variation of the offset voltage caused by process mismatches, parasitic resistors, and parasitic capacitances. The chip has been fabricated with a 65 nm 1-poly 6-metal CMOS technology. The effective chip area is 0.87 mm~2 and the power consumption is about 110 mW with a 1.2 V power supply. The measured SNDR is about 39.1 dB when the input frequency is 250 MHz at a 1 GHz sampling frequency. The measured SNDR is drastically improved in comparison with the same ADC without any calibration.

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号