首页> 外文期刊>IEICE Transactions on fundamentals of electronics, communications & computer sciences >Impact of Intrinsic Parasitic Extraction Errors on Timing and Noise Estimation
【24h】

Impact of Intrinsic Parasitic Extraction Errors on Timing and Noise Estimation

机译:固有寄生参数提取误差对时序和噪声估计的影响

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

In this letter, we discuss the impact of intrinsic error in parasitic capacitance extraction programs which are commonly used in today's SoC design flows. Most of the extraction programs use pattern-matching methods which introduces an improvable error factor due to the pattern interpolation, and an intrinsically inescapable error factor from the difference of boundary conditions in the electro-magnetic field solver. Here, we study impact of the intrinsic error on timing and crosstalk noise estimation. We experimentally show that the resulting delay and noise estimation errors show a scatter which is normally distributed. Values of the standard deviations will help designers consider the intrinsic error compared with other variation factors.
机译:在这封信中,我们将讨论寄生电容提取程序中固有误差的影响,这些程序通常用于当今的 SoC 设计流程。大多数提取程序使用模式匹配方法,由于模式插值而引入可改进的误差因子,以及电磁场求解器中边界条件差异导致的内在不可避免的误差因子。在这里,我们研究了固有误差对时序和串扰噪声估计的影响。实验表明,由此产生的时滞和噪声估计误差呈现出正态分布的散射。标准差值将帮助设计人员考虑与其他变化因素相比的内在误差。

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号