首页> 外文期刊>IEICE Transactions on fundamentals of electronics, communications & computer sciences >Low Power LDPC Code Decoder Architecture Based on Intermediate Message Compression Technique
【24h】

Low Power LDPC Code Decoder Architecture Based on Intermediate Message Compression Technique

机译:基于中间报文压缩技术的低功耗LDPC码解码器架构

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

Reducing the power dissipation for LDPC code decoder is a major challenging task to apply it to the practical digital communication systems. In this paper, we propose a low power LDPC code decoder architecture based on an intermediate message - compression technique which features as follows: (ⅰ) An intermediate message compression technique enables the decoder to reduce the required memory capacity and write power dissipation, (ⅱ) A clock gated shift register based intermediate message memory architecture enables the decoder to decompress the compressed messages in a single clock cycle while reducing the read power dissipation. The combination of the above two techniques enables the decoder to reduce the power dissipation while keeping the decoding throughput. The simulation results show that the proposed architecture improves the power efficiency up to 52 and 18 compared to that of the decoder based on the overlapped schedule and the rapid convergence schedule without the proposed techniques respectively.
机译:降低LDPC码解码器的功耗是将其应用于实际数字通信系统的一项重大挑战任务。在该文中,我们提出了一种基于中间消息压缩技术的低功耗LDPC码解码器架构,其特点如下:(i.)中间消息压缩技术使解码器能够降低所需的存储器容量和写入功耗,(ii.)基于时钟门控移位寄存器的中间消息存储器架构使解码器能够在单个时钟周期内解压缩压缩消息,同时降低读取功耗。上述两种技术的结合使解码器能够在保持解码吞吐量的同时降低功耗。仿真结果表明,与基于重叠调度和快速收敛调度的解码器相比,所提架构的功率效率分别提高了52%和18%。

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号