首页> 外文期刊>IEICE Transactions on fundamentals of electronics, communications & computer sciences >Statistical Modeling of a Via Distribution for Yield Estimation
【24h】

Statistical Modeling of a Via Distribution for Yield Estimation

机译:用于良率估算的过孔分布的统计建模

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

In this paper, we propose a via distribution model for yield estimation. This model expresses a relationship between the number of vias and wire length. We also provide an estimate for the total number of vias in a circuit, derived from the via distribution and the wire-length distribution. The via distribution is modeled as a function of track utilization, and the wire-length distribution can be derived from the gate-level netlist and the layout area. We extract model parameters from the commercial chips designed for 0.18-μm and 0.13-μm CMOS processes, and demonstrate the yield degradation caused by vias.
机译:在本文中,我们提出了一种用于产量估算的过孔分布模型。该模型表示过孔数量与导线长度之间的关系。我们还提供了电路中通孔总数的估计值,该值来自过孔分布和导线长度分布。过孔分布被建模为磁道利用率的函数,导线长度分布可以从门级网表和布局区域推导出来。我们从专为 0.18 μm 和 0.13 μm CMOS 工艺设计的商用芯片中提取模型参数,并演示了通孔导致的良率下降。

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号