首页> 外文期刊>IEICE Transactions on fundamentals of electronics, communications & computer sciences >A Real-Time Image Compressor Using 2-Dimensional DWT and Its FPGA Implementation
【24h】

A Real-Time Image Compressor Using 2-Dimensional DWT and Its FPGA Implementation

机译:一种基于二维DWT的实时图像压缩器及其FPGA实现

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

This paper proposes the design and implementation of a real-time image compressor using 2-Dimensional Discrete Wavelet Transform (2DDWT), which targets an FPGA as its platform. The image compressor uses Daubechies' bi-orthogonal DWT filters (9, 7) and 16-bit fixed-point data formats for wavelet coefficients in the internal calculation. The target image is NTSC 640 x 240 pixels per field whose color format is Y : Cb : Cr = 4 : 2 : 2. We developed for the 2DDWT a new structure with four Multipliers and Accumulators (MACs) for real-time operations. We designed and used a linear fixed scalar quantizer, which includes the exceptional treatment of the coefficients whose absolute values are larger than the quantization region. Only a Huffman entropy encoder was included due to the hardware overhead. The quantizer and Huffman encoder merged into a single functional module. Due to the insufficient memory space of an FPGA, we utilized external memory (SDRAM) as the working and memory storage space. The proposed image compressor maps into an APEX20KC EP20K600CB652-7 from Altera and uses 45 of the Logic Array Block (LAB) and 9 of the Embedded System Block (ESB). With a 33 MHz clock frequency, the proposed image compressor shows a speed of 67 fields per second (33 frames per second), which is more than realtime operation. The resulting image quality from reconstruction is approximately 28 dB in PSNR and its compression ratio is 29:1. Consequently, the proposed image compressor is expected to be used in a dedicated system requiring an image-processing unit.
机译:本文提出了一种以FPGA为平台的二维离散小波变换(2DDWT)实时图像压缩器的设计和实现。图像压缩器在内部计算中使用 Daubechies 的双正交 DWT 滤波器 (9, 7) 和 16 位定点数据格式来计算小波系数。目标图像为NTSC 640 x 240像素/场,颜色格式为Y:Cb:Cr = 4:2:2。我们为 2DDWT 开发了一种具有四个乘法器和累加器 (MAC) 的新结构,用于实时操作。我们设计并使用了一个线性固定标量量化器,其中包括对绝对值大于量化区域的系数的特殊处理。由于硬件开销,仅包含霍夫曼熵编码器。量化器和霍夫曼编码器合并为一个功能模块。由于FPGA的存储器空间不足,我们使用外部存储器(SDRAM)作为工作和存储器存储空间。所提出的图像压缩器映射到Altera的APEX20KC EP20K600CB652-7中,并使用45%的逻辑阵列模块(LAB)和9%的嵌入式系统模块(ESB)。在33 MHz时钟频率下,所提出的图像压缩器显示出每秒67场(每秒33帧)的速度,这比实时操作还要快。在PSNR中,重建产生的图像质量约为28 dB,压缩比为29:1。因此,所提出的图像压缩器预计将用于需要图像处理单元的专用系统。

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号