首页> 外文期刊>IEICE Transactions on fundamentals of electronics, communications & computer sciences >A High Level Design of Reconfigurable and High-Performance ASIP Engine for Image Signal Processing
【24h】

A High Level Design of Reconfigurable and High-Performance ASIP Engine for Image Signal Processing

机译:用于图像信号处理的可重构高性能ASIP引擎的高级设计

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

Emerging image and video applications and conventional MPSoC architectures encounter drastically increasing performance and flexibility requirements. In order to display high quality images, large amount of image processing needs to be carried out. These image processing algorithms are nonstandard and vary case by case, and it is difficult to achieve real time processing by using general purpose processors or DSP. In this paper, we present two reconfigurable Application Specific Instruction-set Processors (ASIP) which can perform several image processing algorithms by using the same processor architecture. These ASIPs can achieve performance similar to DSP; meanwhile, while the area is considerably smaller than DSP and slightly bigger than conventional RISC processor. ID ASIP can perform 16 times higher compared to a RISC processor, and 2D ASIP can perform 3 to 7 times higher compared to a RISC processor.
机译:新兴的图像和视频应用以及传统的MPSoC架构对性能和灵活性的要求急剧提高。为了显示高质量的图像,需要进行大量的图像处理。这些图像处理算法是非标准的,并且因情况而异,使用通用处理器或DSP很难实现实时处理。在本文中,我们提出了两种可重构的专用指令集处理器(ASIP),它们可以使用相同的处理器架构执行多种图像处理算法。这些 ASIP 可以实现类似于 DSP 的性能;同时,面积比DSP小得多,比传统的RISC处理器略大。与 RISC 处理器相比,ID ASIP 的性能可以提高 16 倍,而 2D ASIP 的性能可以比 RISC 处理器高 3 到 7 倍。

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号