首页> 外文期刊>IEICE transactions on electronics >Design of a 0.5 V Op-Amp Based on CMOS Inverter Using Floating Voltage Sources
【24h】

Design of a 0.5 V Op-Amp Based on CMOS Inverter Using Floating Voltage Sources

机译:基于CMOS逆变器的0.5 V运算放大器设计,采用浮动电压源

获取原文
获取原文并翻译 | 示例
           

摘要

This letter presents a 0.5 V low-voltage op-amp in a standard 0.18 μm CMOS process for switched-capacitor circuits. Unlike other two-stage 0.5 V op-amp architectures, this op-amp consists of CMOS inverters that utilize floating voltage sources and forward body bias for obtaining high-speed operation. And two improved common-mode rejection circuits are well combined to achieve low power and chip area reduction. Simulation results indicate that the op-amp has an open-loop gain of 62 dB, and a high unity gain bandwidth of 56 MHz. The power consumption is only 350 μW.
机译:这封信介绍了一款采用标准0.18 μm CMOS工艺的0.5 V低压运算放大器,用于开关电容电路。与其他两级0.5 V运算放大器架构不同,该运算放大器由CMOS反相器组成,这些反相器利用浮动电压源和正向体偏置来实现高速工作。两个改进的共模抑制电路很好地组合在一起,实现了低功耗和芯片面积的减小。仿真结果表明,该运算放大器的开环增益为62 dB,单位增益带宽为56 MHz。功耗仅为 350 μW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号