首页> 外文期刊>IEICE Transactions on fundamentals of electronics, communications & computer sciences >A Performance-Driven Floorplanning Method with Interconnect Performance Estimation
【24h】

A Performance-Driven Floorplanning Method with Interconnect Performance Estimation

机译:一种基于互连性能估计的性能驱动型布局规划方法

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

In this paper, we propose a floorplanning method for VLSI building block layout. The proposed method produces a floorplan under the timing constraint for a given netlist. To evaluate the wiring delay, the proposed method estimates the global routing cost for each net with buffer insertion and wire sizing. The slicing structure is adopted to represent a floorplan, and the Elmore delay model is used to estimate the wiring delay. The proposed method is based on simulated annealing. To shorten the computation time, a table look-up method is adopted to calculate the wiring delay. Experimental results show that the proposed algorithm performs well for producing satisfactory floorplans for industrial data.
机译:在本文中,我们提出了一种VLSI构建块布局的布局规划方法。所提出的方法在时序约束下为给定的网表生成布局图。为了评估布线延迟,所提出的方法通过缓冲器插入和导线尺寸估算每个网络的全局布线成本。采用切片结构表示平面图,采用Elmore时延模型估计布线时延。所提方法基于模拟退火。为了缩短计算时间,采用表格查找方法计算接线延迟。实验结果表明,所提算法能够较好地生成满意的工业数据平面图。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号