...
首页> 外文期刊>Journal of intelligent & fuzzy systems: Applications in Engineering and Technology >Hardware implementation of an alpha - level based binary search and shifting fuzzifier (alpha - BSSF)
【24h】

Hardware implementation of an alpha - level based binary search and shifting fuzzifier (alpha - BSSF)

机译:基于alpha级二进制搜索和转换模糊的硬件实现(alpha - bssf)

获取原文
获取原文并翻译 | 示例

摘要

Fuzzy processors are used for control actions in nonlinear mechatronic systems where high processing speed is required. The Field Programmable Gate Arrays (FPGA) are a good option to implement low cost fuzzy hardware in a short development time. A very important block in fuzzy hardware is the fuzzifier, since it affects directly in the accuracy of the result and in the processing time for obtaining a fuzzy number. There have been many design methodologies intended for enhancing the performance of this block. This paper presents a parallel fuzzifier circuit called alpha-BSSF. Its main design characteristics are the use of alpha-levels for membership representation, usage of integer numbers, and avoiding time-consuming operations. As result, we obtained a fuzzifier that shows advantages in the reduction of the response time and computational resources against the existing sequential fuzzification methods. This proposal is targeted not only for T1FS, but also for T2FS, since the membership calculation through fuzzifier is applied in the same way but twice.
机译:模糊处理器用于要求高处理速度的非线性机电系统中的控制动作。现场可编程门阵列(FPGA)是在较短的开发时间内实现低成本模糊硬件的良好选择。模糊硬件中一个非常重要的模块是模糊发生器,因为它直接影响结果的准确性和获得模糊数的处理时间。有许多设计方法旨在提高该模块的性能。本文提出了一种称为alpha BSSF的并行模糊化电路。它的主要设计特点是使用alpha级别表示成员身份,使用整数,避免耗时的操作。因此,我们得到了一个模糊化器,与现有的顺序模糊化方法相比,该模糊化器在减少响应时间和计算资源方面具有优势。该方案不仅针对T1F,也针对T2F,因为通过Fuzzizer进行的成员计算以相同的方式应用,但只应用了两次。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号