首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Board-level multiterminal net assignment for the partial cross-bar architecture
【24h】

Board-level multiterminal net assignment for the partial cross-bar architecture

机译:用于部分交叉开关架构的板级多终端网络分配

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a satisfiability-based method for solving the board-level multiterminal net routing problem in the digital design of clos-folded field-programmable gate array (FPGA) based logic emulation systems. The approach transforms the FPGA board-level routing task into a Boolean equation. Any assignment of input variables that satisfies the equation specifies a valid routing. We use two of the fastest Boolean satisfiability (SAT) solvers: Chaff and DLMSAT to perform our experiments. Empirical results show that the method is time-efficient and applicable to large layout problem instances.
机译:本文提出了一种基于可满足性的方法,用于解决基于折叠折叠现场可编程门阵列(FPGA)的逻辑仿真系统的数字化设计中的板级多端子网络路由问题。该方法将FPGA板级布线任务转换为布尔方程。满足等式的输入变量的任何分配都指定有效的路由。我们使用两个最快的布尔可满足性(SAT)求解器:Chaff和DLMSAT来执行我们的实验。实验结果表明,该方法省时,适用于大型布局问题实例。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号