...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Vector-Matrix Multiply and Winner-Take-All as an Analog Classifier
【24h】

Vector-Matrix Multiply and Winner-Take-All as an Analog Classifier

机译:向量矩阵乘法和胜者通吃作为模拟分类器

获取原文
获取原文并翻译 | 示例

摘要

The vector-matrix multiply and winner-take-all structure is presented as a general-purpose, low-power, compact, programmable classifier architecture that is capable of greater computation than a one-layer neural network, and equivalent to a two-layer perceptron. The classifier generates event outputs and is suitable for integration with event-driven systems. The main sources of mismatch, temperature dependence, and methods for compensation are discussed. We present measured data from simple linear and nonlinear classifier structures on a 0.35-$mu{rm m}$ chip and analyze the power and computing efficiency for scaled structures.
机译:向量矩阵乘法和赢家通吃结构作为一种通用,低功耗,紧凑,可编程分类器体系结构提供,与单层神经网络相比,其计算能力更高,等效于两层神经网络。感知器。分类器生成事件输出,适合与事件驱动的系统集成。讨论了失配,温度依赖性和补偿方法的主要来源。我们在0.35- $ mu {rm m} $的芯片上显示来自简单线性和非线性分类器结构的测量数据,并分析了缩放结构的功能和计算效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号