...
首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Razor Based Programmable Truncated Multiply and Accumulate, Energy-Reduction for Efficient Digital Signal Processing
【24h】

Razor Based Programmable Truncated Multiply and Accumulate, Energy-Reduction for Efficient Digital Signal Processing

机译:基于剃刀的可编程截断乘法和累加,节能功能,可实现高效的数字信号处理

获取原文
获取原文并翻译 | 示例
           

摘要

Fault tolerant techniques can extend the power savings achievable by dynamic voltage scaling by trading accuracy and/or timing performance against power. Such energy improvements have a strong dependency on the delay distribution of the circuit and the statistical characteristics of the input signal. Independently, programmable truncated multipliers also achieve power benefits at the expense of degradation of the output signal-to-noise ratio. In this brief, a combination of programmable truncated multiplication is used within a fault tolerant digital signal processing (DSP) structure in which the supply voltage is reduced beyond the critical timing level. Timing modulation properties of truncated multiplication are analyzed and demonstrated to improve the performance of fault tolerant designs, reducing error correction burdens, and extending the system operating voltage range. Combining both power strategies results in lower energy consumption levels, which improve the energy savings beyond that expected when applying a combination of both techniques with the original DSP.
机译:容错技术可以通过权衡精度和/或时序性能与功率的对比来扩展动态电压缩放所能实现的功率节省。这样的能量改善强烈依赖于电路的延迟分布和输入信号的统计特性。独立地,可编程的截断乘法器还以降低输出信噪比为代价获得了功率收益。在本简介中,在容错数字信号处理(DSP)结构中使用了可编程截断乘法的组合,在该结构中,电源电压降低到临界时序水平以上。分析和演示了截断乘法的时序调制属性,以提高容错设计的性能,减少纠错负担并扩展系统工作电压范围。将两种功率策略结合使用可降低能耗水平,从而将两种技术与原始DSP结合使用时的节能效果超出预期。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号