...
首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Hardware Architecture Based on Parallel Tiled QRD Algorithm for Future MIMO Systems
【24h】

Hardware Architecture Based on Parallel Tiled QRD Algorithm for Future MIMO Systems

机译:基于未来并行MIMO系统的并行平铺QRD算法的硬件架构

获取原文
获取原文并翻译 | 示例

摘要

QR decomposition (QRD) has been a vital component in the transceiver processor of future multiple-input multiple-output (MIMO) systems, in which antenna configuration will be more and more flexible. Therefore, the QRD hardware architecture in the future MIMO systems should be more flexible to meet various antenna configurations. Unfortunately, the existing QRD hardware architectures mainly focus on the matrix of one or several fixed sizes. This paper presents a new triangular systolic array QRD hardware architecture based on parallel tiled QRD algorithm to decompose an 8 × 8 real matrix. The designed hardware architecture is flexible and can be used in various MIMO systems, in which the number of antennas is smaller than 4. This paper also proposes a modified algorithm for the bottleneck operations of parallel tiled QRD algorithm to reduce the hardware overhead. To further reduce the hardware overhead, the Newton-Raphson algorithm is adopted in the proposed algorithm. The implementation results show that the normalized processing latency performance and the normalized processing efficiency performance of the designed QRD hardware architecture both are better than most of the existing QRD hardware architectures. To the best of our knowledge, the hardware architecture presented in this paper achieves the superior normalized QRD rate performance to the existing QRD hardware architectures.
机译:QR分解(QRD)已成为未来多输入多输出(MIMO)系统收发器处理器中的重要组成部分,其中天线配置将越来越灵活。因此,未来的MIMO系统中的QRD硬件架构应更加灵活,以适应各种天线配置。不幸的是,现有的QRD硬件体系结构主要集中于一种或几种固定大小的矩阵。本文提出了一种基于并行平铺QRD算法的三角脉动阵列QRD硬件架构,用于分解8×8实数矩阵。设计的硬件架构灵活,可用于天线数小于4的各种MIMO系统。本文还针对并行平铺QRD算法的瓶颈操作提出了一种改进算法,以减少硬件开销。为了进一步减少硬件开销,该算法采用了牛顿-拉夫森算法。实施结果表明,所设计的QRD硬件体系结构的归一化处理等待时间性能和归一化处理效率性能均优于大多数现有QRD硬件体系结构。据我们所知,本文介绍的硬件架构实现了优于现有QRD硬件架构的标准化QRD速率性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号