...
首页> 外文期刊>The Kasetsart Journal >Half Flash 4-Bit (BCD) using New Current-Mode Algorithmic ADC
【24h】

Half Flash 4-Bit (BCD) using New Current-Mode Algorithmic ADC

机译:使用新的电流模式算法ADC的半闪存4位(BCD)

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a current-mode technique for the design of algorithmic ADC in half-flash 4-bit (BCD). This circuit can be converted to 4-bit output at each moment and multiple output bit numbers by serial connection. It uses attenuation current quantization level for quality improvement by using the active current mirror which is better than the cascade current mirror. The advantages and disadvantages of different current mirror structures for using in the ADC in half-flash (BCD) are discussed. Experimental results for using a 0.13 μm CMOS process are reported, which is displayed capable to the slowest conversion time is less than 80 ns, 12.5 MHz, power consumption of 1 mw. input current of 0-100 μA and 2.5V single supply. Its feasibility agrees with simulation results of PSPICE program. From simulation testing, the conversion rate is faster than other method.
机译:本文介绍了一种电流模式技术,用于半闪存4位(BCD)算法ADC的设计。该电路可以通过串行连接随时转换为4位输出,并转换为多个输出位数。它通过使用比级联电流镜更好的有源电流镜来使用衰减电流量化级别来提高质量。讨论了用于半闪速(BCD)ADC中的不同电流镜结构的优缺点。报告了使用0.13μmCMOS工艺的实验结果,显示出最慢的转换时间小于80 ns,12.5 MHz,功耗为1 mw。输入电流为0-100μA,单电源为2.5V。其可行性与PSPICE程序的仿真结果吻合。从模拟测试来看,转换速率比其他方法快。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号