首页> 外文期刊>Sustainable Computing >P2NoC: Power- and Performance-aware NoC Architectures for Sustainable Computing
【24h】

P2NoC: Power- and Performance-aware NoC Architectures for Sustainable Computing

机译:P2NoC:用于可持续计算的具有功耗和性能意识的NoC架构

获取原文
获取原文并翻译 | 示例
           

摘要

Communication performance over distant nodes and high power consumption are major challenges for efficient Network-on-Chip (NoC) architectures. Wireless NoCs, by augmenting wired topologies with low latency wireless links, overcome performance limitations of conventional NoCs. However, NoC routers and Wireless Interfaces (Wis) consume significant amount of leakage power. The usage of routers in NoC is application dependent and for most applications, performance requirement can be achieved without operating all resources all the time. Similarly, Wis transmitting data over shared channel can be selectively turned off when they are not active. Exploiting these, we propose Power- and Performance-aware NoC (P~2NoC) architecture that power gates router elements and Wis depending upon their utilization to reduce leakage power. P~2NoC works based on hybrid two-level router utilization estimate; pre-computed and runtime to provide coarse and fine estimate of utilization to maximize power saving while keeping overheads and performance impact to a minimum. We also propose deadlock-free seamless bypass routing strategy with P~2NoC to avoid adverse impacts of power gating. P~2NoC saves up to 92.20% and 68.23% of leakage power in base and hybrid routers respectively with only 7% area overhead. Based on utilization, P~2NoC also reduces total average packet energy consumption by 49% with negligible performance degradation. The proposed solution provides a flexible sustainable computing platform that can be optimized for a wide range of application scenarios.
机译:远程节点上的通信性能和高功耗是有效的片上网络(NoC)架构的主要挑战。无线NoC通过使用低延迟无线链路扩展有线拓扑来克服常规NoC的性能限制。但是,NoC路由器和无线接口(Wis)消耗大量的泄漏功率。在NoC中路由器的使用取决于应用程序,并且对于大多数应用程序而言,无需始终操作所有资源即可实现性能要求。类似地,当Wis在共享信道上不活动时,可以有选择地关闭它们。利用这些,我们提出了功率和性能感知的NoC(P〜2NoC)架构,该架构根据路由器和Wis的利用率为门电路和Wis供电,以减少泄漏功率。 P〜2NoC基于混合两级路由器利用率估算进行工作;预计算和运行时,可以粗略和精细地评估利用率,以最大程度地节省功耗,同时将开销和性能影响降至最低。我们还提出了具有P〜2NoC的无死锁的无缝旁路路由策略,以避免电源门控的不利影响。 P〜2NoC可以分别在基本和混合路由器中节省多达92.20%和68.23%的泄漏功率,而仅占面积的7%。基于利用率,P〜2NoC还可以将总平均数据包能耗降低49%,而性能下降可以忽略不计。所提出的解决方案提供了一个灵活的可持续计算平台,可以针对各种应用场景进行优化。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号