...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 2.92-Gb/s/W and 0.43-Gb/s/MG Flexible and Scalable CGRA-Based Baseband Processor for Massive MIMO Detection
【24h】

A 2.92-Gb/s/W and 0.43-Gb/s/MG Flexible and Scalable CGRA-Based Baseband Processor for Massive MIMO Detection

机译:2.92-GB / S / W和0.43-GB / S / MG的柔性和可伸缩的CGRA基基带处理器,用于大规模MIMO检测

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Communication systems' development requires service customization in aspects, such as standards, multiple-input multiple-output (MIMO) scales, and algorithms. The existing hardware designs for massive MIMO detection have difficulty in achieving both high flexibility and scalability with high hardware efficiency. This article proposes a baseband processor based on a dynamic coarse-grained reconfigurable array (CGRA) for massive MIMO detection. To efficiently support various algorithm features and requirements, three optimization techniques are proposed to achieve high flexibility and scalability. First, an on-demand matrix-vector systolic array is proposed to enable flexible and scalable matrix and vector operations, reducing memory accesses by 82. Second, distributed multi-interaction data storage is designed for flexible data access and reusability. Finally, a continuable adaptive context information format is proposed to support different bit widths, operations, and extensions of MIMO systems, reducing context information by 67. These techniques achieve the improvements of 1.33 $imes $ , 1.34 $imes $ , and 1.29 $imes $ in energy efficiency and 1.21 $imes $ , 1.18 $imes $ , and 1.18 $imes $ in area efficiency, evaluated by removing one technique at a time from the proposed architecture. Fabricated in a 28-nm CMOS technology, the chip achieves high flexibility and scalability in supporting various detection algorithms; various MIMO scales, such as $4,,imes $ 4, 32 $imes $ 32, and 128 $imes $ 8; and baseband processing tasks, such as filtering and fast Fourier transformation. When benchmarked on various detection algorithms, the processor achieves 1.64-2.92-Gb/s/W energy efficiency and 0.25-0.43-Gb/s/MG area efficiency, which are 2.78-28.54 $imes $ and 2.05-14.43 $imes $ those of state-of-the-art programmable designs, respectively. To our knowledge, this is the first flexible and scalable CGRA-based baseband processor for massive MIMO detection.
机译:通信系统的开发需要在方面进行服务自定义,例如标准,多输入多输出(MIMO)尺度和算法。用于大型MIMO检测的现有硬件设计难以实现高度灵活性和具有高硬件效率的可扩展性。本文提出了基于动态粗粒可重新配置阵列(CGRA)的基带处理器,用于大规模MIMO检测。为了有效地支持各种算法的特征和要求,提出了三种优化技术来实现高灵活性和可扩展性。首先,提出了一种按需矩阵 - 矢量收缩阵列,以实现灵活且可缩放的矩阵和矢量操作,减少82的内存访问。第二,分布式多交互数据存储设计用于灵活的数据访问和可重用性。最后,提出了一种可延续的自适应上下文信息格式来支持MIMO系统的不同位宽,操作和扩展,减少了上下文信息67.这些技术实现了1.33 $ times $,1.34 $ times $的改进,1.29 $ times $以能源效率和1.21 $ times $,1.18 $ times $和1.18 $ times $ in区效率,通过从拟议的架构中删除一种技术来评估。该芯片采用28-NM CMOS技术,实现了高度的灵活性和可扩展性,在支持各种检测算法方面;各种MIMO秤,如4美元,, 倍4,32 $ times $ 32,128 $ times $ 8;和基带处理任务,如过滤和快速傅里叶变换。当在各种检测算法上进行基准测试时,处理器实现1.64-2.92-GB / S / S / W能量效率和0.25-0.43-GB / S / MG区域效率,为2.78-28.54 $ times $和2.05-14.43 $ times分别为最先进的可编程设计。据我们所知,这是第一种用于大规模MIMO检测的基于灵活且可扩展的CGRA基带处理器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号