...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 4-GS/s 39.9-dB SNDR 11.7-mW Hybrid Voltage-Time Two-Step ADC With Feedforward Ring Oscillator-Based TDCs
【24h】

A 4-GS/s 39.9-dB SNDR 11.7-mW Hybrid Voltage-Time Two-Step ADC With Feedforward Ring Oscillator-Based TDCs

机译:具有基于前馈环形振荡器的TDC的4-GS / S 39.9-DB SNDR 11.7-MW混合电压时间两步ADC

获取原文
获取原文并翻译 | 示例

摘要

A power and area efficient two-step hybrid voltage-time ADC achieves a 4-GS/s conversion speed and 39.9-dB SNDR in 28-nm CMOS. Two pipelined time-based converters (TBCs) with a thermometer capacitive DAC (CDAC) in the ADC lead to a high-speed and low-power operation. The pipelined architecture splits the full ADC resolution, thus relaxing the TBC complexity. The TBC consists of a voltage-domain comparator, a current-source-based voltage-to-time converter (VTC), and a ring oscillator (RO)-based time-to-digital converter (TDC) with feedforward and 2x interpolation that achieves high conversion speed and good linearity simultaneously. The prototype ADC is fabricated in a standard 28-nm CMOS process with an active area of only 0.017mm(2). The measured SNDR and SFDR are 39.9 and 47.8 dB with a Nyquist input at 4 GS/s. The FoMW and FoMS are 39.3 fJ/conv-step and 152.2 dB, respectively.
机译:功率和区域有效的两步混合电压 - 时间ADC在28-NM CMOS中实现了4-GS / S的转换速度和39.9 dB SNDR。 ADC中的具有温度计电容DAC(CDAC)的两种流水线的时间转换器(TBC)导致高速和低功耗操作。流水线架构分离完整的ADC分辨率,从而松弛TBC复杂性。 TBC由电压域比较器,电流源基电压到时转换器(VTC)以及基于馈送的时间到数字转换器(TDC)的电流域比较器,以及具有前馈和2x插值的环形振荡器(RO)。同时实现高转换速度和良好的线性。原型ADC在标准的28-NM CMOS工艺中制造,活性面积仅为0.017mm(2)。测量的SNDR和SFDR为39.9和47.8 dB,奈奎斯特输入为4 GS / s。 FOMW和FOM分别为39.3 FJ / CONV-Step和152.2 dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号