首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 12.6 mW, 573–2901 kS/s Reconfigurable Processor for Reconstruction of Compressively Sensed Physiological Signals
【24h】

A 12.6 mW, 573–2901 kS/s Reconfigurable Processor for Reconstruction of Compressively Sensed Physiological Signals

机译:一个12.6 mW,573–2901 kS / s可重构处理器,用于重建压缩感测的生理信号

获取原文
获取原文并翻译 | 示例
           

摘要

This article presents a reconfigurable processor based on the alternating direction method of multipliers (ADMM) algorithm for reconstructing compressively sensed physiological signals. The architecture is flexible to support physiological ExG [electrocardiography (ECG), electromyography (EMG), and electroencephalography (EEG)] signal with various signal dimensions (128, 256, 384, and 512). Data characteristics are utilized to substantially reduce the overall hardware complexity by up to 99%. A 16x folded architecture achieves a 64% area-power product reduction compared with the unfolded one. A customized buffer is used for multi-word access, which reduces data latency by four times. It dissipates 75% less power with only 25% area when compared with the realization with conventional flip-flops. As a proof of concept, a reconfigurable processor for reconstructing ExG signals is presented. Fabricated in a 40-nm CMOS technology, the processor integrates 3.69-M gates in 3.23 mm(2). The chip delivers a throughput of 573-2901 kSamples/s (kS/s) for ExG signals and dissipates less than 12.6 mW at 87 MHz from a 0.60-V supply. Compared with state-of-the-art designs, the chip achieves a 1.5-to-14x higher throughput with 3.2-to-11x less energy, given the performance specification [reconstruction signal-to-noise ratio (RSNR) >= 15 dB].
机译:本文提出了一种基于乘数交替方向方法(ADMM)算法的可重构处理器,用于重建压缩感测的生理信号。该体系结构可以灵活地支持具有各种信号尺寸(128、256、384和512)的生理ExG [心电图(ECG),肌电图(EMG)和脑电图(EEG)]信号。利用数据特征可将总体硬件复杂性降低多达99%。与未折叠的架构相比,一种16倍的折叠架构可将面积功耗降低​​64%。定制的缓冲区用于多字访问,可将数据延迟减少四倍。与传统触发器相比,其功耗降低了75%,面积仅为25%。作为概念证明,提出了用于重构ExG信号的可重构处理器。该处理器采用40 nm CMOS技术制造,在3.23 mm(2)中集成了3.69-M栅极。该芯片可为ExG信号提供573-2901 kSamples / s(kS / s)的吞吐量,并在0.60 V电源下在87 MHz时耗散不到12.6 mW。与最新设计相比,该芯片在给定性能规格的情况下[重构信噪比(RSNR)> = 15 dB],可将吞吐量提高1.5至14倍,而能耗却降低了3.2至11倍。 ]。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号