...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A 69 dB SNDR, 25 MHz BW, 800 MS/s Continuous-Time Bandpass Modulator Using a Duty-Cycle-Controlled DAC for Low Power and Reconfigurability
【24h】

A 69 dB SNDR, 25 MHz BW, 800 MS/s Continuous-Time Bandpass Modulator Using a Duty-Cycle-Controlled DAC for Low Power and Reconfigurability

机译:采用占空比控制的DAC的69 dB SNDR,25 MHz带宽,800 MS / s连续时间带通调制器,具有低功耗和可重构性

获取原文
获取原文并翻译 | 示例
           

摘要

A center frequency reconfigurable continuous-time bandpass modulator is implemented in 65 nm CMOS. A new duty-cycle-controlled DAC scheme facilitates center frequency reconfiguration, and also reduces power consumption and die area by halving the total number of DACs in the modulator. A prototype sixth-order modulator, sampling at 800 MS/s, achieves a measured 69 dB SNDR over a 25 MHz bandwidth around a 200 MHz center frequency. The center frequency of the prototype bandpass modulator can be varied from 180 to 220 MHz. The total power consumption is 35 mW and the die area is 0.25 . This modulator scheme facilitates receivers that support multiple channels over a wide range of frequencies.
机译:可在65nm CMOS中实现中心频率可重配置的连续时间带通调制器。一种新的占空比控制的DAC方案有助于中心频率的重新配置,并且通过将调制器中DAC的总数减半而降低了功耗和芯片面积。一个原型六阶调制器,以800MS / s的采样速率,在200MHz中心频率附近的25MHz带宽上实现了69dB的实测SNDR。原型带通调制器的中心频率可以在180至220 MHz之间变化。总功耗为35 mW,芯片面积为0.25。这种调制器方案有助于在广泛的频率范围内支持多个信道的接收机。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号