首页> 外文期刊>Solid-State Circuits, IEEE Journal of >Enabling Wide Autonomous DVFS in a 22 nm Graphics Execution Core Using a Digitally Controlled Fully Integrated Voltage Regulator
【24h】

Enabling Wide Autonomous DVFS in a 22 nm Graphics Execution Core Using a Digitally Controlled Fully Integrated Voltage Regulator

机译:使用数控完全集成稳压器在22 nm图形执行内核中启用宽自治DVFS

获取原文
获取原文并翻译 | 示例
       

摘要

A digitally-controlled fully integrated voltage regulator (IVR) enables wide autonomous DVFS in a 22 nm graphics execution core. Part of the original power header is converted into a hybrid power stage to support digital low-dropout (DLDO), and switched-capacitor voltage regulator (SCVR) modes, in addition to the original bypass and sleep modes. Using voltage sensing, tunable replica circuit, or a core warning signal, the IVR detects and quickly responds to fast voltage droops to support fast dynamic workload changes without performance degradation. In a prototype, a 3D graphics execution core is powered up by the proposed hybrid IVR demonstrating measured 26% and 82% reduction in core energy in the turbo and the near-threshold voltage (NTV) modes, respectively. The total area overhead of the proposed hybrid IVR is 4% of the core compared to 2% from the original power header. Our digitally assisted control for the droop response shows 75% core frequency improvement at 0.84 V.
机译:数字控制的全集成稳压器(IVR)可在22 nm图形执行内核中实现广泛的自主DVFS。除了原始的旁路和睡眠模式之外,原始电源插头的一部分还转换为混合功率级,以支持数字低压降(DLDO)和开关电容器电压调节器(SCVR)模式。通过使用电压感应,可调复制电路或核心警告信号,IVR可以检测并迅速响应快速电压下降,以支持快速的动态工作负载变化而不会降低性能。在原型中,建议的混合IVR为3D图形执行内核供电,该内核在涡轮增压模式和接近阈值电压(NTV)模式下的内核能量分别降低了26%和82%。提议的混合IVR的总区域开销为核心的4%,而原始电源接头为2%。我们对下垂响应的数字辅助控制显示在0.84 V时核心频率提高了75%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号