首页> 外文期刊>Solid-State Circuits, IEEE Journal of >A 40-Gb/s Quarter-Rate SerDes Transmitter and Receiver Chipset in 65-nm CMOS
【24h】

A 40-Gb/s Quarter-Rate SerDes Transmitter and Receiver Chipset in 65-nm CMOS

机译:采用65nm CMOS的40Gb / s四分之一速率SerDes发送器和接收器芯片组

获取原文
获取原文并翻译 | 示例
       

摘要

This paper presents a 40-Gb/s transmitter (TX) and receiver (RX) chipset for chip-to-chip communications in a 65-nm CMOS process. The TX implements a quarter-rate multi-multiplexer (MUX)-based four-tap feed-forward equalizer (FFE), where a charge-sharing-effect elimination technique is introduced into the 4:1 MUX to optimize its jitter performance and power efficiency. The RX employs a two-stage continuous-time linear equalizer as the analog front end and integrates a low-cost sign-based zero-forcing engine relying on edge-data correlation to automatically adjust the tap weights of the TX-FFE. By embedding low-pass filters with an adaptively adjusting bandwidth into the data-sampling path and adopting high-linearity compensating phase interpolators, the clock data recovery achieves both high jitter tolerance and low jitter generation. The fabricated TX and RX chipset delivers 40-Gb/s PRBS data at BER <; 10-12 over a channel with >16-dB loss at half-baud frequency, while consuming a total power of 370 mW.
机译:本文提出了一种40 Gb / s发射器(TX)和接收器(RX)芯片组,用于在65 nm CMOS工艺中进行芯片间通信。 TX实现了基于四分之一速率多路复用器(MUX)的四抽头前馈均衡器(FFE),其中在4:1 MUX中引入了电荷共享效应消除技术,以优化其抖动性能和功耗效率。 RX采用两阶段连续时间线性均衡器作为模拟前端,并集成了低成本的基于符号的归零引擎,该引擎依靠边缘数据相关性自动调整TX-FFE的抽头权重。通过将具有自适应调整带宽的低通滤波器嵌入数据采样路径并采用高线性度补偿相位内插器,时钟数据恢复可实现高抖动容限和低抖动生成。预制的TX和RX芯片组可在BER <时提供40 Gb / s的PRBS数据。在半波特率损耗大于16 dB的信道上传输10-12,同时消耗总功率370 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号