...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A Subharmonic Switching Digital Power Amplifier for Power Back-Off Efficiency Enhancement
【24h】

A Subharmonic Switching Digital Power Amplifier for Power Back-Off Efficiency Enhancement

机译:次谐波开关数字功率放大器,用于提高功率后退效率

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This paper presents a subharmonic switching (SHS) digital power amplifier (PA) architecture that enhances power efficiency in the power back-off (PBO) region. The proposed technique can be combined with the class-G operation. By using either SHS or dual-power supply switching, it can provide several peak efficiency points, located at 0, -3.5, -9.5, and, -13 dB PBO. By judiciously choosing the optimal operation mode between SHS and dual supplies for each PA cell at different output power levels, we can further improve the efficiency between peaks. The SHS PA prototype is implemented with a switched-capacitor PA (SCPA) architecture in 65-nm CMOS to validate the effectiveness of the proposed technique, which achieves a 26.8-dBm peak output power with a 49.3% peak drain efficiency (DE) at 2.25 GHz and a 27% DE at -13-dB PBO.
机译:本文提出了一种次谐波开关(SHS)数字功率放大器(PA)架构,该架构可增强功率回退(PBO)区域的功率效率。所提出的技术可以与G类操作相结合。通过使用SHS或双电源开关,它可以提供几个峰值效率点,分别位于0,-3.5,-9.5和-13 dB PBO处。通过为每个PA电池以不同的输出功率水平明智地在SHS和双电源之间选择最佳工作模式,我们可以进一步提高峰值之间的效率。 SHS PA原型采用65nm CMOS的开关电容器PA(SCPA)架构实现,以验证所提出技术的有效性,该技术可实现26.8dBm的峰值输出功率和49.3%的峰值漏极效率(DE)。在1.25-dB PBO时为2.25 GHz和27%的DE。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号