...
首页> 外文期刊>Solid-State Circuits, IEEE Journal of >A Digitally Corrected 5-mW 2-MS/s SC $DeltaSigma$ ADC in 0.25- $mu$m CMOS With 94-dB SFDR
【24h】

A Digitally Corrected 5-mW 2-MS/s SC $DeltaSigma$ ADC in 0.25- $mu$m CMOS With 94-dB SFDR

机译:带有94dB SFDR的经过数字校正的5mW 2-MS / s SC $ DeltaSigma $ ADC在0.25-μmCMOS中

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

A digital correction scheme that allows a switched-capacitor (SC) $DeltaSigma$ ADC to operate with significantly reduced power consumption is proposed. As power dissipation is reduced in the integrators, nonlinear settling errors cause increasing harmonic distortion. The correction technique uses a polynomial approximation to correct the nonlinearity and reduce distortion in the post-filtered digital output. With correction, experimental results yield a peak SNDR of 75 dB, a THD of ${-}90$ dB and a SFDR of 94 dB. The total analog power dissipation of the corrected modulator is 5 mW at 2.4$~$ V, saving 38% over a similarly performing uncorrected modulator output. The active area is 0.39 mm$^2$ in 0.25-$mu$ m CMOS.
机译:提出了一种数字校正方案,该方案可以使开关电容器(SC)$ DeltaSigma $ ADC的功耗大大降低。随着积分器功耗的降低,非线性建立误差导致谐波失真增加。校正技术使用多项式逼近来校正非线性并减少后滤波数字输出中的失真。经过校正,实验结果得出的峰值SNDR为75 dB,THD为$ {-} 90 $ dB,SFDR为94 dB。校正后的调制器的总模拟功耗在2.4 ~~ V时为5 mW,与性能相似的未经校正的调制器输出相比节省了38%。有源区域在0.25-μmCMOS中为0.39 mm ^ 2 $。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号