...
首页> 外文期刊>Real-Time Imaging >A New FPGA/DSP-Based Parallel Architecture for Real-Time Image Processing
【24h】

A New FPGA/DSP-Based Parallel Architecture for Real-Time Image Processing

机译:基于FPGA / DSP的新型并行架构,用于实时图像处理

获取原文
获取原文并翻译 | 示例
           

摘要

In this article, we present a new reconfigurable parallel architecture oriented to video-rate computer vision applications. This architecture is structured with a two-dimensional (2D) array of FPGA/DSP-based reprogrammable processors P_(ij) These processors are interconnected by means of a systolic 2D array of FPGA-based video-addressing units which allow video-rate links between any two processors in the net to overcome the associated restrictions in classic crossbar systems such as those which occur with butterfly connections. This architecture has been designed to deal with parallel/pipeline procedures, performing operations which handle various simultaneous input images, and cover a wide range of real-time computer vision applications from pre-processing operations to low-level interpretation. This proposed open architecture allows the host to deal with final high-level interpretation tasks. The exchange of information between the linked processors P_(ij) of the 2D net lies in the transfer of complete images, pixel by pixel, at video-rate. Therefore, any kind of processor satisfying such a requirement can be integrated. Furthermore, the whole architecture has been designed host-independent.
机译:在本文中,我们提出了一种面向视频速率计算机视觉应用的新的可重新配置的并行体系结构。该体系结构由基于FPGA / DSP的可重编程处理器P_(ij)的二维(2D)阵列构成。这些处理器通过基于FPGA的脉动2D阵列的基于FPGA的视频寻址单元互连,从而允许视频速率链接网络中任何两个处理器之间的连接,以克服经典纵横制系统中的相关限制,例如蝶形连接中出现的那些限制。该体系结构旨在处理并行/流水线程序,执行处理各种同时输入图像的操作,并涵盖从预处理操作到低级解释的各种实时计算机视觉应用程序。这种提议的开放式体系结构使主机可以处理最终的高级解释任务。 2D网络的链接处理器P_(ij)之间的信息交换在于以视频速率逐像素传输完整图像。因此,可以集成任何满足这种要求的处理器。此外,整个体系结构被设计为与主机无关。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号