首页> 外文期刊>IEEE Transactions on Parallel and Distributed Systems >Issues in the design of high performance SIMD architectures
【24h】

Issues in the design of high performance SIMD architectures

机译:高性能SIMD架构设计中的问题

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

In this paper, we consider the design of high performance SIMD architectures. We examine three mechanisms by which the performance of this class of machines may be improved, and which have been largely unexplored by the SIMD community. The mechanisms are pipelined instruction broadcast, pipelining of the PE architecture, and the introduction of a novel memory hierarchy in the PE address space which we denote the direct only data cache, (dod-cache). For each of the performance improvements, we develop analytical models of the potential speedup, and apply those models to real program traces obtained on a MasPar MP-2 system. In addition, we consider the impact of all improvements taken together.
机译:在本文中,我们考虑了高性能SIMD架构的设计。我们研究了可以改善此类机器性能的三种机制,而SIMD社区尚未对其进行充分探索。这些机制包括流水线指令广播,PE体系结构的流水线,以及在PE地址空间中引入了一种新颖的内存层次结构,我们将其表示为直接数据缓存(dod-cache)。对于每项性能改进,我们都会开发潜在加速的分析模型,并将这些模型应用于在MasPar MP-2系统上获得的真实程序轨迹。此外,我们考虑了所有改进措施共同带来的影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号