【24h】

A low-power and small-area column-level ADC for high frame-rate CMOS pixel sensor

机译:用于高帧速率CMOS像素传感器的低功耗小面积列级ADC

获取原文
获取原文并翻译 | 示例
           

摘要

CMOS pixel sensors (CPS) have demonstrated performances meeting the specifications of the International Linear Collider (ILC) vertex detector (VTX). This paper presents a low-power and small-area 4-bit column-level analog-to-digital converter (ADC) for CMOS pixel sensors. The ADC employs a self-timed trigger and completes the conversion by performing a multi-bit/step approximation. As in the outer layers of the ILC vertex detector hit density is of the order of a few per thousand, in order to reduce power consumption, the ADC is designed to work in two modes: active mode and idle mode. The ADC is fabricated in a 0.35 μm CMOS process with a pixel pitch of 35 μm. It is implemented with 48 columns in a sensor prototype. Each column ADC covers an area of 35×545 μm~2. The measured temporal noise and Fixed Pattern Noise (FPN) are 0.96 mV and 0.40 mV, respectively. The power consumption, for a 3 V supply and 6.25 MS/s sampling rate, is 486 μW during idle time, which is by far the most frequently employed one. This value rises to 714 μW in the case of the active mode. The measured differential nonlinearity (DNL) and integral nonlinearity (INL) are 0.49/-0.28 LSB and 0.29/-0.20 LSB, respectively.
机译:CMOS像素传感器(CPS)的性能已达到国际线性对撞机(ILC)顶点检测器(VTX)的要求。本文提出了一种用于CMOS像素传感器的低功耗小面积4位列级模数转换器(ADC)。 ADC采用自定时触发器,并通过执行多位/步逼近来完成转换。就像在ILC顶点检测器的外层中一样,命中密度约为千分之几,为了降低功耗,ADC设计为以两种模式工作:活动模式和空闲模式。 ADC采用0.35μmCMOS工艺制造,像素间距为35μm。它在传感器原型中以48列实现。每个列ADC的面积为35×545μm〜2。测得的时间噪声和固定模式噪声(FPN)分别为0.96 mV和0.40 mV。对于3 V电源和6.25 MS / s采样率的功耗,在空闲时间为486μW,这是迄今为止最常用的功耗。在活动模式下,该值升至714μW。测得的差分非线性(DNL)和积分非线性(INL)分别为0.49 / -0.28 LSB和0.29 / -0.20 LSB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号