首页> 外文期刊>Nuclear Instruments & Methods in Physics Research >A four channel time-to-digital converter ASIC with in-built calibration and SPI interface
【24h】

A four channel time-to-digital converter ASIC with in-built calibration and SPI interface

机译:具有内置校准和SPI接口的四通道时间数字转换器ASIC

获取原文
获取原文并翻译 | 示例
           

摘要

A design of high resolution, wide dynamic range Time-to-Digital Converter (TDC) ASIC, implemented in 0.35 μm commercial CMOS technology is presented. The ASIC features four channel TDC with an in-built calibration and Serial Peripheral Interconnect (SPI) slave interface. The TDC is based on the vernier ring oscillator method in order to achieve both high resolution and wide dynamic range. This TDC ASIC is tested and found to have resolution of 127 ps (LSB), dynamic range of 1.8 μs and precision (σ) of 74 ps. The measured values of differential non-linearity (DNL) and integral non-linearity (INL) are 350 ps and 300 ps respectively.
机译:提出了一种采用0.35μm商业CMOS技术实现的高分辨率,宽动态范围的时间数字转换器(TDC)ASIC的设计。 ASIC具有四通道TDC,具有内置校准和串行外围设备互连(SPI)从接口。 TDC基于游标环形振荡器方法,以实现高分辨率和宽动态范围。经过测试,该TDC ASIC的分辨率为127 ps(LSB),动态范围为1.8 s,精度(σ)为74 ps。差分非线性(DNL)和积分非线性(INL)的测量值分别为350 ps和300 ps。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号