首页> 外文期刊>Microwaves, Antennas & Propagation, IET >Frequency locked loop architecture for phase noise reduction in wideband low-noise microwave oscillators
【24h】

Frequency locked loop architecture for phase noise reduction in wideband low-noise microwave oscillators

机译:锁频环架构,用于降低宽带低噪声微波振荡器的相位噪声

获取原文
获取原文并翻译 | 示例
       

摘要

A frequency locked loop (FLL) for phase noise reduction of wideband voltage controlled oscillators is proposed. The key building block of the system is a low noise (-160 dBV/Hz) and high sensitivity (22 V/GHz) delay line frequency discriminator with 5-8 GHz coverage, which makes use of a high performance multilayer hybrid. The authors derive closedform, universal design equations for the maximum noise reduction and stability of the FLL circuitry. Application of the proposed technique to a state-of-the-art voltage controlled oscillator operating in the 5??8 GHz band yields a phase noise reduction of 8??10 dB at 100 kHz and 5 dB at 1 MHz off the carrier, which shows the results are in good agreement with the simulated results; so phase noise better than ??107 dBc/Hz at 100 kHz and better than ??123.5 dBc/Hz at 1 MHz is obtained.
机译:提出了一种用于降低宽带压控振荡器相位噪声的锁频环(FLL)。该系统的关键组成部分是覆盖5-8 GHz范围的低噪声(-160 dBV / Hz)和高灵敏度(22 V / GHz)延迟线频率鉴别器,它利用了高性能的多层混合电路。作者推导了闭合形式的通用设计方程,以最大程度地降低FLL电路的噪声和稳定性。将所提出的技术应用于在5 ?? 8 GHz频带中运行的最新压控振荡器,可使相噪在100 kHz时降低8 ?? 10 dB,在载波上以1 MHz时降低5 dB,表明结果与模拟结果吻合良好;因此获得的相位噪声在100 kHz时优于?? 107 dBc / Hz,在1 MHz时优于?? 123.5 dBc / Hz。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号