...
首页> 外文期刊>Microwave and Wireless Components Letters, IEEE >Look-Up Table Implementation of a Slow Envelope Dependent Digital Predistorter for Envelope Tracking Power Amplifiers
【24h】

Look-Up Table Implementation of a Slow Envelope Dependent Digital Predistorter for Envelope Tracking Power Amplifiers

机译:用于包络跟踪功率放大器的慢包络相关数字预失真器的查找表实现

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This letter presents a dynamic slow envelope dependent digital predistorter (SED-DPD) capable of compensating for the nonlinear distortion and memory effects that arise in envelope tracking (ET) power amplifiers (PAs) when using a slow version of the signal's envelope to dynamically supply the PA drain voltage. Moreover, a new DPD architecture based on the combination of several basic predistortion cells (BPCs) is presented to allow the FPGA implementation of the proposed SED-DPD. Finally, results showing the necessity and linearization performance of the proposed dynamic SED-DPD are provided.
机译:这封信提出了一种动态的,依赖于慢速包络的数字预失真器(SED-DPD),当使用信号的包络的慢速版本动态供电时,它能够补偿包络跟踪(ET)功率放大器(PA)中出现的非线性失真和存储效应PA漏极电压。此外,提出了一种基于几个基本预失真单元(BPC)组合的新DPD体系结构,以允许所提出的SED-DPD的FPGA实现。最后,提供了表明所提出的动态SED-DPD的必要性和线性化性能的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号