...
首页> 外文期刊>Microprocessors and microsystems >A reuse-based refresh policy for energy-aware eDRAM caches
【24h】

A reuse-based refresh policy for energy-aware eDRAM caches

机译:基于重用的刷新策略,用于节能型eDRAM缓存

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

DRAM technology requires refresh operations to be performed in order to avoid data loss due to capacitance leakage. Refresh operations consume a significant amount of dynamic energy, which increases with the storage capacity. To reduce this amount of energy, prior work has focused on reducing refreshes in off-chip memories. However, this problem also appears in on-chip eDRAM memories implemented in current low-level caches. The refresh energy can dominate the dynamic consumption when a high percentage of the chip area is devoted to eDRAM cache structures. Replacement algorithms for high-associativity low-level caches select the victim block avoiding blocks more likely to be reused soon. This paper combines the state-of-the-art MRUT replacement algorithm with a novel refresh policy. Refresh operations are performed based on information produced by the replacement algorithm. The proposed refresh policy is implemented on top of an energy-aware eDRAM cache architecture, which implements bank-prediction and swap operations to save energy. Experimental results show that, compared to a conventional eDRAM design, the proposed energy-aware cache can achieve by 72% refresh energy savings. Considering the entire on-chip memory hierarchy consumption, the overall energy savings are 30%. These benefits come with minimal impact on performance (by 1.2%) and area overhead (by 0.4%).
机译:DRAM技术需要执行刷新操作,以避免由于电容泄漏而导致数据丢失。刷新操作会消耗大量动态能量,动态能量会随着存储容量的增加而增加。为了减少这种能量,先前的工作集中在减少片外存储器的刷新。但是,此问题也出现在当前低级高速缓存中实现的片上eDRAM存储器中。当很大一部分芯片面积用于eDRAM缓存结构时,刷新能量可以控制动态功耗。高关联性低级高速缓存的替换算法选择受害块,从而避免了更有可能很快重用的块。本文结合了最新的MRUT替换算法和新颖的刷新策略。基于替换算法产生的信息来执行刷新操作。拟议的刷新策略是在节能型eDRAM缓存体系结构之上实施的,该体系结构实现了存储区预测和交换操作以节省能源。实验结果表明,与传统的eDRAM设计相比,拟议的节能缓存可以节省72%的刷新能耗。考虑到整个片上存储器层次结构的消耗,总体节能量为30%。这些优点对性能(影响1.2%)和区域开销(影响0.4%)的影响最小。

著录项

  • 来源
    《Microprocessors and microsystems》 |2015年第1期|37-48|共12页
  • 作者单位

    Department of Computer Engineering, Universitat Politecnica de Valencia, Cami de Vera s, Valencia 46022, Spain;

    Department of Computer Engineering, Universitat Politecnica de Valencia, Cami de Vera s, Valencia 46022, Spain;

    Department of Computer Engineering, Universitat Politecnica de Valencia, Cami de Vera s, Valencia 46022, Spain;

    Department of Electrical and Computer Engineering, Northeastern University, 360 Huntington Ave., Boston, MA 02115, USA;

    Department of Computer Engineering, Universitat Politecnica de Valencia, Cami de Vera s, Valencia 46022, Spain;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    On-chip caches; Reuse information; Selective refresh;

    机译:片上缓存;重用信息;选择性刷新;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号