首页> 外文期刊>Microprocessors and microsystems >Reliable low power NoC interconnect
【24h】

Reliable low power NoC interconnect

机译:可靠的低功耗NoC互连

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

Information communicated through Network on Chip (NoC) in System on Chip (SoC) is highly prone to different sources of noise, like coupling, radiation and electromagnetic interference. The outcome is multi-bit errors, which can either be random or burst. As the demand for reliable NoC increases, optimal error correcting coding techniques become imperative for SoC and various multi-core and many-core architectures. A novel Multi-bit Error Correcting Coding with Reduced Link Bandwidth (MECCRLB) is proposed to achieve reliable data transmission through NoC. The proposed technique corrects burst error of four bits or random error of eleven bits or combined burst and random errors of total four bits for an input flit size of 32 bits. Analytical model based performance estimation for coding technique is extensively used in NoC. Reliability, link swing voltage and link power consumption are estimated using analytical model for the proposed MECCRLB coding technique. All the results obtained for MECCRLB coding technique are compared with Hamming product code with Type II HARQ. Estimated results show that at a probability of residual error of 10(-25), the link swing voltage and the link power are reduced by 30% and 75% respectively. Results obtained from simulation followed by synthesis indicate that there is a reduction of 65%, 44%, 27%, 28% and 49% in bit overhead, NoC router area, NoC router power, codec power and codec area respectively. Furthermore, MECCRLB coding technique achieves higher error correction capability and reduces the need for retransmission. This signifies that the proposed coding technique outperforms Hamming product code with Type II HARQ in reliability, area and power.
机译:通过片上系统(SoC)中的片上网络(NoC)传递的信息极易受到不同噪声源的影响,例如耦合,辐射和电磁干扰。结果是多位错误,可能是随机错误也可能是突发错误。随着对可靠NoC的需求增加,对于SoC以及各种多核和多核架构,最佳的纠错编码技术变得势在必行。提出了一种新颖的具有减小的链路带宽的多比特纠错编码(MECCRLB),以通过NoC实现可靠的数据传输。对于32位的输入flit大小,所提出的技术校正了4位的突发错误或11位的随机错误,或者校正了总共4位的组合突发和随机错误。 NoC中广泛使用基于分析模型的编码技术性能估计。使用所建议的MECCRLB编码技术的分析模型来估计可靠性,链路摆幅电压和链路功耗。将使用MECCRLB编码技术获得的所有结果与使用II型HARQ的汉明产品代码进行比较。估计结果表明,在残留误差为10(-25)的情况下,链路摆幅电压和链路功率分别降低了30%和75%。从仿真和综合得到的结果表明,比特开销,NoC路由器面积,NoC路由器功率,编解码器功率和编解码器面积分别减少了65%,44%,27%,28%和49%。此外,MECCRLB编码技术实现了更高的纠错能力,并减少了重新传输的需求。这表明所提出的编码技术在可靠性,面积和功率方面均优于具有II型HARQ的汉明产品编码。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号