首页> 外文期刊>Microelectronics journal >Truncation error analysis of MTBF computation for multi-latch synchronizers
【24h】

Truncation error analysis of MTBF computation for multi-latch synchronizers

机译:多闩锁同步器MTBF计算的截断误差分析

获取原文
获取原文并翻译 | 示例
           

摘要

Chip designs have an increasing number of independent clock domains. Synchronizer circuits are used to facilitate reliable data transfers between these clock domains. The task of these synchronizers is inherently prone to the occasional, statistically random, failure. These failures are frequently quantified by the synchronizers' mean time between failures, MTBF. The MTBF becomes worse at an exponential rate with increasing frequency. In contrast, the MTBF improves exponentially as more latches are cascaded to form the synchronizer, but at the cost of increasing the data transfer latency. Thus, selecting the number of latch stages to employ in the synchronizer is a trade-off between reliability and latency. We present equations for accurate estimation of the MTBF of multi-latch synchronizers, combined with an error analysis of these equations. We compare MTBF estimates obtained by using these equations to estimates gathered from comprehensive simulation analysis, and show that error terms are not insignificant. We provide a detailed description of all the assumptions that we have made in both the formulation of the MTBF equations and the circuit simulation environment.
机译:芯片设计具有越来越多的独立时钟域。同步器电路用于促进这些时钟域之间可靠的数据传输。这些同步器的任务固有地容易发生偶然的,统计上随机的故障。这些故障通常由同步器的平均故障间隔时间MTBF来量化。 MTBF随着频率的增加而以指数速率变差。相反,随着更多的锁存器级联形成同步器,MTBF呈指数增长,但代价是增加了数据传输延迟。因此,选择要在同步器中使用的锁存器级数是可靠性和等待时间之间的折衷方案。我们提出了用于精确估计多闩锁同步器的MTBF的方程,并结合了这些方程的误差分析。我们将通过使用这些方程式获得的MTBF估计值与通过综合仿真分析收集的估计值进行比较,并表明误差项并不重要。我们提供了在MTBF方程的公式化和电路仿真环境中所做的所有假设的详细描述。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号