首页> 外文期刊>Microelectronics journal >A low-noise programmable gain amplifier with fully balanced differential difference amplifier and class-AB output stage
【24h】

A low-noise programmable gain amplifier with fully balanced differential difference amplifier and class-AB output stage

机译:具有完全平衡差分差动放大器和AB类输出级的低噪声可编程增益放大器

获取原文
获取原文并翻译 | 示例
           

摘要

A programmable gain amplifier (PGA) is presented, targeting amplifying input signal with high dynamic range and low noise. The proposed PGA adopts fully balanced differential difference amplifier (FBDDA) as main amplifier. A class-AB implementation of output stage is advantageous in order to achieve high current driving capability with very low quiescent power consumption. Combining resistor-feedback loop controlled by digital signal, the proposed PGA achieves a dB-linear gain range from 0 to 15 dB with a gain step of 1 dB. Compared with previous works, the theoretical analysis and measurement results prove that the proposed structure has lower noise. The circuit was designed and fabricated in SMIC 0.18 mu m 3.3 V process, showing a gain error of less than 0.25 dB, a third harmonic distortion (HD3) of better than -83 dB and a thermal noise of 1.6 nv/root Hz. The measurement results indicate that the PGA described here has a -3 dB bandwidth of 387.5 MHz at maximum gain of 15 dB. The PGA occupies a chip area of 0.1 mm(2).
机译:提出了一种可编程增益放大器(PGA),其目标是放大具有高动态范围和低噪声的输入信号。拟议的PGA采用全平衡差分差动放大器(FBDDA)作为主放大器。输出级的AB类实现是有利的,以便以非常低的静态功耗实现高电流驱动能力。结合由数字信号控制的电阻器反馈环路,所提出的PGA实现了0至15 dB的dB线性增益范围,增益步进为1 dB。与以前的工作相比,理论分析和测量结果证明了所提出的结构具有较低的噪声。该电路采用SMIC 0.18μm3.3 V工艺进行设计和制造,增益误差小于0.25 dB,三次谐波失真(HD3)优于-83 dB,热噪声为1.6 nv / root Hz。测量结果表明,此处描述的PGA在最大增益为15 dB时具有387.5 MHz的-3 dB带宽。 PGA占用的芯片面积为0.1 mm(2)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号