...
首页> 外文期刊>Microelectronics journal >Ping-lock round robin arbiter
【24h】

Ping-lock round robin arbiter

机译:平锁轮转仲裁器

获取原文
获取原文并翻译 | 示例
           

摘要

Arbiter is the core element in shared-resources systems such as in network-on-chip (NoC), conventional interconnection buses and computer network switch schedulers. Arbiters are located in the critical path delay (CPD) of these systems, that necessitates fast and fair arbitration. This paper proposes two gate-level arbiter architectures. The first arbiter is an improved ping-pong arbiter (IPPA) that is optimized to offer lower execution delay compared to existing round robin arbiters (RRAs). One of the main disadvantages of ping-pong arbiter (PPA) is that fair arbitration is limited to the uniformly-distributed active requests pattern. To solve this problem, we propose a new gate-level RRA, called ping-lock arbiter (PLA). PLA, which is an improved IPPA offers fair arbitration under any distribution of active requests and has the advantage of low execution delay. The FPGA and ASIC implementations of PLA show up to 18% and 12% improvement in average delay, respectively, when compared to existing RRAs in literature.
机译:仲裁器是共享资源系统(如片上网络(NoC),常规互连总线和计算机网络交换机调度程序)中的核心元素。仲裁器位于这些系统的关键路径延迟(CPD)中,因此需要快速而公正的仲裁。本文提出了两种门级仲裁器架构。第一个仲裁器是改进的乒乓仲裁器(IPPA),与现有的轮询仲裁器(RRA)相比,该仲裁器经过优化可提供更低的执行延迟。乒乓仲裁器(PPA)的主要缺点之一是公平仲裁仅限于统一分布的活动请求模式。为了解决这个问题,我们提出了一种新的门级RRA,称为ping锁定仲裁器(PLA)。 PLA是一种经过改进的IPPA,可以在任何活动请求分配下提供公平的仲裁,并且具有执行延迟低的优点。与文献中的现有RRA相比,PLA的FPGA和ASIC实现的平均延迟分别提高了18%和12%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号