...
首页> 外文期刊>Microelectronics journal >4th order capacitively-coupled LC-based Sigma Delta modulator
【24h】

4th order capacitively-coupled LC-based Sigma Delta modulator

机译:基于LC的四阶电容耦合Sigma Delta调制器

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

In this paper, we present the design and implementation of an RF bandpass Sigma Delta modulator where the loop filter is a 4th order capacitively-coupled LC filter. A design methodology using coupling capacitor and the feedback Finite Impulse Response Digital-to-Analog Converter (FIRDAC) coefficients in order to obtain the desired Noise Transfer Function (NTF) is presented. The proposed capacitively-coupled bandpass LC Sigma Delta is implemented in a 130 urn CMOS process. The fabricated chip, operating under a supply voltage of 1.2 V, has a varying center frequency range of 400-442 MHz with a corresponding sampling frequency range of 533-589 MHz. A maximum Signal-to-Noise Ratio (SNR) of 50 dB in a 4.5 MHz bandwidth for a power consumption of 20 mW was achieved. The effect of the clock jitter on the Analog-to-Digital Converter (ADC) performance is measured and presented.
机译:在本文中,我们介绍了RF带通Sigma Delta调制器的设计和实现,其中环路滤波器是4阶电容耦合LC滤波器。提出了一种使用耦合电容器和反馈有限冲激响应数模转换器(FIRDAC)系数以获得所需噪声传递函数(NTF)的设计方法。拟议的电容耦合带通LC Sigma Delta是在130微米CMOS工艺中实现的。制成的芯片在1.2 V的电源电压下工作,其中心频率范围在400-442 MHz之间变化,而相应的采样频率范围在533-589 MHz之间。在4.5 MHz带宽中,对于20 mW的功耗,最大信噪比(SNR)为50 dB。测量并显示了时钟抖动对模数转换器(ADC)性能的影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号