...
首页> 外文期刊>Journal of Signal Processing Systems >Low Complexity Reconfigurable DSP Circuit Implementations Based on Common Sub-expression Elimination
【24h】

Low Complexity Reconfigurable DSP Circuit Implementations Based on Common Sub-expression Elimination

机译:基于公共子表达式消除的低复杂度可重构DSP电路实现

获取原文
获取原文并翻译 | 示例

摘要

A design technique based on a combination of Common Sub-Expression Elimination and Bit-Slice (CSE-BitSlice) arithmetic for hardware and performance optimization of multiplier designs with variable operands is presented in this paper. The CSE-BitSlice technique can be extended to hardware optimization of multiplier circuits operating on vectors or matrices of variables. The CSE-BitSlice technique has been applied to the design and implementation of 12 × 12 and 42 × 42 bit real multipliers, a complex multiplier, a 6-tap FIR filter, and a 5-point DFT circuit. For comparison purposes, circuit implementations of the same arithmetic and DSP functions have been carried out using Radix-4 Booth and CSA algorithms. Simulation results based on implementations using the Xilinx FPGA 5VLX330FF1760-2 device shows that the circuits based on the CSE-BitSlice techniques require fewer logic resources and yield higher throughput as compared to the CSA and Radix-4 Booth based circuits.
机译:本文提出了一种基于通用子表达式消除和位片(CSE-BitSlice)算法相结合的设计技术,用于硬件和具有可变操作数的乘法器设计的性能优化。 CSE-BitSlice技术可以扩展到对矢量或变量矩阵进行操作的乘法器电路的硬件优化。 CSE-BitSlice技术已应用于12×12和42×42位实数乘法器,复数乘法器,6抽头FIR滤波器和5点DFT电路的设计和实现。为了进行比较,已经使用Radix-4 Booth和CSA算法执行了具有相同算法和DSP功能的电路实现。基于使用Xilinx FPGA 5VLX330FF1760-2器件的实现的仿真结果表明,与基于CSA和Radix-4 Booth的电路相比,基于CSE-BitSlice技术的电路所需的逻辑资源更少,吞吐量更高。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号