...
首页> 外文期刊>Journal of VLSI signal processing >A Novel Low-Cost Multi-Mode Reed Solomon Decoder Design Based on Peterson-Gorenstein-Zierler Algorithm
【24h】

A Novel Low-Cost Multi-Mode Reed Solomon Decoder Design Based on Peterson-Gorenstein-Zierler Algorithm

机译:基于Peterson-Gorenstein-Zierler算法的新型低成本多模式Reed Solomon解码器设计

获取原文
获取原文并翻译 | 示例

摘要

Reed-Solomon (RS) codes play an important role in providing error protection and data integrity. Among various Reed-Solomon decoding algorithms, the Peterson-Gorenstein-Zierler (PGZ) algorithm in general has the least computational complexity for small t values. However, unlike the iterative approaches (e.g., Berlekamp-Massey and Euclidean algorithms), it will encounter divided-by-zero problems in solving multiple t values. In this paper, we propose a multi-mode hardware architecture for error numbers ranging from zero to three. We first propose a cost-down technique to reduce the hardware complexity of a t = 3 decoder. A Finite-field Inversion (FFI) elimination scheme is also proposed in our PGZ kernel. Next, we perform an algorithmic-level derivation to identify the configurable feature of our design. With those manipulations, we are able to perform multi-mode RS decoding in one unified VLSI architecture with very simple control scheme. The very low cost and simple data-path make our design a good choice in small-footprint embedded VLSI systems such as Error Control Coding (ECC) in memory/storage systems.
机译:Reed-Solomon(RS)代码在提供错误保护和数据完整性方面发挥着重要作用。在各种Reed-Solomon解码算法中,对于小t值,Peterson-Gorenstein-Zierler(PGZ)算法通常具有最小的计算复杂度。但是,与迭代方法(例如Berlekamp-Massey和Euclidean算法)不同,在求解多个t值时会遇到被零除的问题。在本文中,我们提出了一种错误数量从零到三个的多模式硬件体系结构。我们首先提出一种降低成本的技术,以降低t = 3解码器的硬件复杂度。在我们的PGZ内核中还提出了一种有限场反转(FFI)消除方案。接下来,我们执行算法级别的推导,以识别设计的可配置特征。通过这些操作,我们可以使用非常简单的控制方案在一个统一的VLSI架构中执行多模式RS解码。极低的成本和简单的数据路径使我们的设计成为小尺寸嵌入式VLSI系统的不错选择,例如存储器/存储系统中的错误控制编码(ECC)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号