...
首页> 外文期刊>Journal of VLSI signal processing systems >Enhancing Microkernel Performance on VLIW DSP Processors via Multiset Context Switch
【24h】

Enhancing Microkernel Performance on VLIW DSP Processors via Multiset Context Switch

机译:通过多集上下文切换提高VLIW DSP处理器上的微内核性能

获取原文
获取原文并翻译 | 示例

摘要

High-performance and low-power VLIW DSP processors are increasingly being deployed in mobile devices to process video and multimedia applications. The diverse applications of such systems has led to recent research efforts focusing on their resource management and kernel scheduling. In this paper, we address the enhancing the performance of the microkernel for a VLIW DSP processor, called PAC architectures. In order to reduce the number of read and write ports in register files of VLIW architectures, so as to reduce both the power consumption and implementation costs, a distributed register file and multibank register architectures are being adopted in PAC architectures. These methods present challenges for microkernel designs in terms of reducing context switch overhead. In our work, we propose a multiset descriptor mechanism with compiler support to reduce the context switch overheads associated with the use of registers. The experiments were done with the microkernel system called pCore which has an efficient and tiny design that prunes its code size down under 11 Kbytes. Experimental results show that our multiset context-switching mechanism may reduce the context switch overhead up to 30%.
机译:高性能和低功耗VLIW DSP处理器正越来越多地部署在移动设备中,以处理视频和多媒体应用。这种系统的各种应用导致最近的研究工作集中在其资源管理和内核调度上。在本文中,我们致力于提高称为PAC体系结构的VLIW DSP处理器的微内核性能。为了减少VLIW架构的寄存器文件中的读写端口数量,以减少功耗和实现成本,PAC架构中采用了分布式寄存器文件和多库寄存器架构。这些方法在减少上下文切换开销方面给微内核设计带来了挑战。在我们的工作中,我们提出了一种具有编译器支持的多集描述符机制,以减少与寄存器使用相关的上下文切换开销。实验是通过名为pCore的微内核系统完成的,该系统具有高效而纤巧的设计,可将代码大小缩减至11 KB以下。实验结果表明,我们的多集上下文切换机制可以将上下文切换开销减少多达30%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号