首页> 外文期刊>Journal of VLSI signal processing systems for signal, image, and video technology >Embedded Multi-Core Systems Dedicated to Dynamic Dataflow Programs
【24h】

Embedded Multi-Core Systems Dedicated to Dynamic Dataflow Programs

机译:嵌入式多核系统专用于动态数据流程序

获取原文
获取原文并翻译 | 示例
           

摘要

Multimedia applications and embedded platforms are both becoming very complex in order to improve user experience. Thus, multimedia developers need high-level methods to automate time-consuming and error-prone tasks. Dynamic dataflow modeling is attractive to describe complex applications, such as video codecs, at a high level of abstraction. This paper presents a dataflow-based design approach to implement video codecs on embedded multi-core platforms. First, we introduce a custom architecture model to design low-power multi-core chips based on distributed memory and Transport-Triggered Architecture processor cores. Then, we describe software synthesis techniques to improve dynamic dataflow implementations. This methodology has been implemented into open-source tools and demonstrated on video decoders based on the MPEG-4 Visual standard and the new High Efficiency Video Coding standard. The simulations achieve real-time decoding (40FPS) of high definition (720P) MPEG-4 Visual video sequences on a custom multi-core platform clocked at 1Ghz, which is an improvement of more than 100 % over previously proposed implementations.
机译:为了改善用户体验,多媒体应用程序和嵌入式平台都变得非常复杂。因此,多媒体开发人员需要高级方法来自动化耗时且容易出错的任务。动态数据流建模对于以高抽象水平描述诸如视频编解码器之类的复杂应用很有吸引力。本文提出了一种基于数据流的设计方法,以在嵌入式多核平台上实现视频编解码器。首先,我们介绍一个定制的架构模型,以基于分布式内存和传输触发架构处理器内核设计低功耗多核芯片。然后,我们描述了软件综合技术,以改善动态数据流的实现。该方法已被实施到开源工具中,并在基于MPEG-4 Visual标准和新的高效视频编码标准的视频解码器上进行了演示。这些仿真在时钟频率为1Ghz的定制多核平台上实现了高清(720P)MPEG-4可视视频序列的实时解码(40FPS),与先前提出的实现相比,提高了100%以上。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号