...
首页> 外文期刊>Journal of signal processing systems for signal, image, and video technology >Computation-skip Error Mitigation Scheme for Power Supply Voltage Scaling in Recursive Applications
【24h】

Computation-skip Error Mitigation Scheme for Power Supply Voltage Scaling in Recursive Applications

机译:递归应用中电源电压缩放的计算跳过误差缓解方案

获取原文
获取原文并翻译 | 示例

摘要

Aggressive power supply voltage V (d d) scaling is widely utilized to exploit the design margin introduced by the process, voltage and environment variations. However, scaling beyond the critical V (d d) results to numerous setup timing errors, and hence to an unacceptable output quality. In this paper, we propose computation-skip (CS) scheme to mitigate setup timing errors, for recursive digital signal processors with a fixed cycles per instruction (CPI). A coordinate rotation digital computer (CORDIC) with the proposed CS scheme still functions when scaling beyond the error-free voltage. It enables better-than-worst-case design constraint and achieves 1.82 X energy saving w.r.t. nominal V (d d) condition, another 1.49 X energy saving without quality degradation, and another 1.09 X energy saving when sacrificing 8.35 dB output quality.
机译:积极的电源电压V(d d)缩放被广泛利用,以利用由工艺,电压和环境变化引起的设计裕度。但是,超出临界V(d d)的缩放比例会导致许多设置时序误差,从而导致无法接受的输出质量。在本文中,我们针对每条指令固定周期(CPI)的递归数字信号处理器,提出了一种计算跳过(CS)方案来减轻设置时序误差。当缩放到无误差电压以上时,具有建议的CS方案的坐标旋转数字计算机(CORDIC)仍然可以工作。它提供了比最坏情况下更好的设计约束,并实现了1.82 X的w.r.t节能。在标称V(d d)条件下,在不降低质量的情况下又节省了1.49 X的能量,在牺牲8.35 dB的输出质量时又节省了1.09 X的能量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号