...
首页> 外文期刊>Journal of signal processing systems for signal, image, and video technology >Energy-Efficient Digital Front-End Processor for 60 GHz Polar Transmitter
【24h】

Energy-Efficient Digital Front-End Processor for 60 GHz Polar Transmitter

机译:用于60 GHz极性发送器的高能效数字前端处理器

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents an energy-efficient digital front-end processor for digital-intensive polar transmitter architecture working on 60 GHz band in standard 28nm CMOS process. This avoids modulating the supply and also eliminates the need of an additional RF limiter and AM detection circuits in the traditional analog-centric polar transmitter architecture. The design challenges on the digital signal processing (DSP) front-end are analyzed and tackled. The systematic optimizations are first explored to minimize the design requirements on the DSP front-end. A pulse shaping filter is designed to shape the frequency spectrum of the quadrature signals so that the signal at the output of the filter is compliant with the spectrum mask requirements. Instead of using computation-intensive raised cosine filter for the pulse shaping, we use poly-phase Cascaded Integrator-Comb (CIC) filter to shape the spectrum. Parallel rotation and vectoring COordinate Rotation DIgital Computers (CORDICs) are designed to perform rectangular-to-polar conversion. Furthermore, a pre-distortion circuit based on look-up table (LUT) is designed to compensate the power amplifier (PA) nonlinearities. Taylor’s approximation is explored to avoid the complex trigonometric computation in the pre-distortion. Finally, an efficient latch-based pipeline is studied to provide the required 7.04 Gsps throughput with less than 60 mW. The synthesis results compare favorably with previously reported architectures.
机译:本文提出了一种适用于数字密集型极性发射器架构的节能数字前端处理器,该架构可在标准28nm CMOS工艺的60 GHz频带上工作。这避免了调制电源,并且消除了传统的以模拟为中心的极性发射机架构中额外的RF限制器和AM检测电路的需要。分析并解决了数字信号处理(DSP)前端的设计难题。首先探索系统优化,以最小化DSP前端的设计要求。脉冲整形滤波器设计用于对正交信号的频谱进行整形,以使滤波器输出处的信号符合频谱模板要求。代替使用计算量大的升余弦滤波器进行脉冲整形,我们使用多相级联积分梳状(CIC)滤波器对频谱进行整形。平行旋转和矢量坐标旋转数字计算机(CORDIC)旨在执行矩形到极性转换。此外,设计了基于查找表(LUT)的预失真电路来补偿功率放大器(PA)的非线性。探索泰勒逼近以避免在预失真中进行复杂的三角计算。最后,研究了一种基于锁存器的有效流水线,以提供所需的7.04 Gsps吞吐量且小于60 mW。综合结果与以前报道的体系结构相比具有优势。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号