...
首页> 外文期刊>Journal of semiconductor technology and science >A 6-bit 3.3GS/S Current-Steering DAC with Stacked Unit Cell Structure
【24h】

A 6-bit 3.3GS/S Current-Steering DAC with Stacked Unit Cell Structure

机译:具有堆叠晶胞结构的6位3.3GS / S电流控制DAC

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a new DAC design strategy to achieve a wideband dynamic linearity by increasing the bandwidth of the output impedance. In order to reduce the dominant parasitic capacitance of the conventional matrix structure, all the cells associated with a unit current source and its control are stacked in a single column very closely (stacked unit cell structure). To further reduce the parasitic capacitance, the size of the unit current source is considerably reduced at the sacrifice of matching yield. The degraded matching of the current sources is compensated for by a self-calibration. A prototype 6-bit 3.3-GS/s current-steering full binary DAC was fabricated in a 1P9M 90 nm CMOS process. The DAC shows an SFDR of 36.4 dB at 3.3 GS/s Nyquist input signal. The active area of the DAC occupies only 0.0546 mm~2 (0.21 mm × 0.26 mm).
机译:本文提出了一种新的DAC设计策略,可通过增加输出阻抗的带宽来实现宽带动态线性。为了减小常规矩阵结构的主要寄生电容,与单位电流源及其控制相关的所有单元都非常紧密地堆叠在单列中(堆叠的单位单元结构)。为了进一步减小寄生电容,在牺牲匹配成品率的情况下大大减小了单位电流源的尺寸。电流源的降低的匹配度通过自校准来补偿。采用1P9M 90 nm CMOS工艺制造了原型6位3.3-GS / s电流控制全二进制DAC。 DAC在3.3 GS / s的奈奎斯特输入信号下显示36.4 dB的SFDR。 DAC的有效面积仅占0.0546 mm〜2(0.21 mm×0.26 mm)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号