...
首页> 外文期刊>Journal of Real-Time Image Processing >A single-cycle parallel multi-slice connected components analysis hardware architecture
【24h】

A single-cycle parallel multi-slice connected components analysis hardware architecture

机译:单周期并行多层连接的组件分析硬件架构

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, a memory-efficient architecture for single-pass connected components analysis suited for high-throughput embedded image processing systems is proposed which achieves a speedup by partitioning the image into slices. Although global data dependencies of image segments spanning several image slices exist, a temporal and spatial local algorithm is proposed, together with a suited FPGA hardware architecture processing pixel data at low latency. The low latency of the proposed architecture allows reuse of labels associated with the image objects. This reduces the amount of memory by a factor of more than 5 in the considered implementations which is a significant contribution since memory is a critical resource in embedded image processing on FPGAs. Therefore, a significantly higher bandwidth of pixel data can be processed with this architecture compared to the state-of-the-art architectures using the same amount of hardware resources.
机译:本文提出了一种适用于高通量嵌入式图像处理系统的单通道连接组件分析的内存高效架构,该架构可通过将图像划分为多个切片来实现加速。尽管存在跨越多个图像切片的图像段的全局数据依赖性,但还是提出了一种时空局部算法,以及一种适合的FPGA硬件架构,以低延迟处理像素数据。所提出的架构的低等待时间允许重用与图像对象相关联的标签。在考虑的实现中,这将内存量减少了5倍以上,这是一个重要的贡献,因为内存是FPGA上嵌入式图像处理中的关键资源。因此,与使用相同数量的硬件资源的最新架构相比,使用此架构可以处理更高带宽的像素数据。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号