...
首页> 外文期刊>Journal of Electronics (CHINA) >THE DESIGN OF VMEBUS BRIDGE CONTROLLER WITH SHARC BUS
【24h】

THE DESIGN OF VMEBUS BRIDGE CONTROLLER WITH SHARC BUS

机译:SHARC总线的VMEBUS桥控制器的设计

获取原文
获取原文并翻译 | 示例
           

摘要

Targeting at the high expense and inflexibility to realize VMEbus bridge controller by professional Integrated Circuit (IC), this paper presents a scheme of adopting CPLD/FPGA (Complicated Programmable Logic Device/Field Programmable Gate Array) to design bridge controller between VMEbus and local bus. SHARC DSP (Digital Signal Processor) bus is an example. It has functions of nearly entire master/slave interface of VMEbus, and can act as DMA (Direct Memory Access) controller and perform block transfer in DMA or master processor initiative way without length limit. External circuit of the design is very simple. In comparison with special ICs, it has high performance to price ratio and can be easily applied to local buses of other processors with quite a little modification.
机译:针对通过专业集成电路(IC)实现VME总线桥控制器的高昂费用和灵活性,本文提出了一种采用CPLD / FPGA(复杂可编程逻辑器件/现场可编程门阵列)设计VMEbus与本地总线之间的桥控制器的方案。 。 SHARC DSP(数字信号处理器)总线就是一个例子。它具有几乎整个VMEbus主/从接口的功能,并且可以充当DMA(直接内存访问)控制器并以DMA或主处理器主动方式执行块传输,而没有长度限制。外部电路的设计非常简单。与专用IC相比,它具有较高的性价比,可以轻松地应用于其他处理器的本地总线。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号