首页> 外文期刊>Journal of electronic imaging >Field programmable gate arrays-based number plate binarization and adjustment for automatic number plate recognition systems
【24h】

Field programmable gate arrays-based number plate binarization and adjustment for automatic number plate recognition systems

机译:基于现场可编程门阵列的车牌二值化和自动车牌识别系统调整

获取原文
获取原文并翻译 | 示例
       

摘要

Number plate (NP) binarization and adjustment are important preprocessing stages in automatic number plate recognition (ANPR) systems and are used to link the number plate localization (NPL) and character segmentation stages. Successfully linking these two stages will improve the performance of the entire ANPR system. We present two optimized low-complexity NP binarization and adjustment algorithms. Efficient area/speed architectures based on the proposed algorithms are also presented and have been successfully implemented and tested using the Mentor Graphics RC240 FPGA development board, which together require only 9% of the available on-chip resources of a Virtex-4 FPGA, run with a maximum frequency of 95.8 MHz and are capable of processing one image in 0.07 to 0.17 ms.
机译:车牌(NP)的二值化和调整是自动车牌识别(ANPR)系统中的重要预处理阶段,用于链接车牌定位(NPL)和字符分割阶段。成功地将这两个阶段联系在一起将改善整个ANPR系统的性能。我们提出了两种优化的低复杂度NP二值化和调整算法。还介绍了基于建议算法的有效面积/速度架构,并已使用Mentor Graphics RC240 FPGA开发板成功实现并测试了该架构,这些开发板仅需要运行Virtex-4 FPGA的9%的片上资源即可。最大频率为95.8 MHz,能够在0.07至0.17 ms的时间内处理一张图像。

著录项

  • 来源
    《Journal of electronic imaging》 |2013年第1期|013009.1-013009.11|共11页
  • 作者单位

    University of Hertfordshire School of Engineering & Technology Hatfield, United Kingdom;

    University of Hertfordshire School of Engineering & Technology Hatfield, United Kingdom;

    University of Hertfordshire School of Engineering & Technology Hatfield, United Kingdom;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

  • 入库时间 2022-08-18 01:17:35

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号